File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

김진국

Kim, Jingook
Integrated Circuit and Electromagnetic Compatibility Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Measurement and Analysis of System-Level ESD-Induced Jitter in a Delay-Locked Loop

Author(s)
Jeong, MyeongjoShin, MinchulKim, JinwooSeung, ManhoLee, SeokkiuKim, Jingook
Issued Date
2020-10
DOI
10.1109/temc.2019.2936826
URI
https://scholarworks.unist.ac.kr/handle/201301/30465
Fulltext
https://ieeexplore.ieee.org/document/8823945
Citation
IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, v.62, no.5, pp.1840 - 1851
Abstract
A delay-locked loop (DLL), which is widely used to compensate for the timing of high-speed data communications, was designed and fabricated in a 180 nm CMOS process. The DLL integrated circuit was assembled on a simplified motherboard and the module structures of a laptop computer and was tested under electrostatic discharge (ESD) events. The input and output voltages of the DLL under ESD-induced noises were measured, and the average values of peak-to-peak jitter and jitter durations of the DLL clock were obtained from repeated measurements. The effects of the voltage-drain-drain (VDD) decoupling capacitors and a bias decoupling capacitor were investigated. SPICE simulations were conducted using the measured input voltages and were compared with the measured results. The root causes of the ESD-induced DLL jitter were identified by analyzing the waveforms from the SPICE simulations. Employing VDD decoupling capacitors and maintaining the amount of delay control parameters for delay cells in the DLL were crucial in reducing jitter. The measured ESD-induced VDD noises were also validated and analyzed using impedance parameter measurements.
Publisher
Institute of Electrical and Electronics Engineers
ISSN
0018-9375
Keyword (Author)
Electrostatic dischargesIntegrated circuitsJitterVoltage measurementClocksDelaysImpedanceDelay-locked loop (DLL)dynamic random-access memory (DRAM)electrostatic discharge (ESD)jittersoft failureSPICE simulationsystem-leveltime interval error (TIE)

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.