File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

박희천

Park, Heechun
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Hybrid asynchronous circuit generation amenable to conventional EDA flow

Author(s)
Park , HeechunKim, Taewhan
Issued Date
2019-01
DOI
10.1016/j.vlsi.2018.07.006
URI
https://scholarworks.unist.ac.kr/handle/201301/81621
Citation
INTEGRATION-THE VLSI JOURNAL, v.64, pp.29 - 39
Abstract
This work proposes a new method of synthesizing asynchronous circuits targeting its practical usability. The key contribution of this work is finding an effective technique of inter-mixing the two design principles namely handshaking based single-rail and timing annotated (i.e., quasi-delay insensitive (QDI)) dual-rail of asynchronous circuits. Precisely, we propose a clever way of partitioning an input (synchronous) circuit to transform it into a circuit with single-rail and dual-rail sub-circuits and of designing seamless interface to stitch the sub circuits. Our proposed synthesis flow closely links to industrial design automation tools with standard cell libraries to enhance the practicality and productivity. Experimental results show that the designs produced by our approach expose partial or full combinations of high-performance, low-power consumption, great immunity to delay and noise variability, and mitigation to the side-channel attacks in hardware security.
Publisher
ELSEVIER SCIENCE BV
ISSN
0167-9260
Keyword (Author)
Asynchronous designSingle/dual-railHybrid designStatic/dynamic logicsPracticalityRobustness
Keyword
DESIGNPIPELINES

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.