File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

김경록

Kim, Kyung Rok
Nano-Electronic Emerging Devices Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Ternary CMOS Compact Model for Low Power On-Chip Memory Applications

Author(s)
Choi, Young-EunKim, Woo-SeokKim, MyoungPark, JunyoungRyu, MinWooKim, Kyung Rok
Issued Date
2025-07
DOI
10.1109/JEDS.2025.3588398
URI
https://scholarworks.unist.ac.kr/handle/201301/87468
Citation
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, v.13, pp.599 - 606
Abstract
In this work, we present a tunneling based ternary CMOS (T-CMOS) compact model for low power ternary-SRAM (T-SRAM) design using CMOS technology. By designing compact model parameters of band-to-band tunneling current (IBTBT) according to effective doping concentration of T-CMOS, more accurate current model has been obtained in comparison with the conventional IBTBT models. In addition, parasitic capacitance models are obtained for transient operation. Comparing model and experimental data, it enables the prediction of T-CMOS performance under various VDD conditions. The model is validated to be more suitable for T-CMOS with low power on-chip memory applications.
Publisher
IEEE
ISSN
2168-6734
Keyword (Author)
Semiconductor process modeling
Keyword
AVALANCHE BREAKDOWN

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.