File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

김경록

Kim, Kyung Rok
Nano-Electronic Emerging Devices Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Single Electron Transistors with Sidewall Depletion Gates on a Silicon-On-Insulator Quantum Wire

Author(s)
Kim, DHKim, Kyung RokSung, SKChoi, BHHwang, SWAhn, DLee, JDPark, BG
Issued Date
2001-06-25
URI
https://scholarworks.unist.ac.kr/handle/201301/46897
Citation
Device Research Conference (DRC), pp.133 - 134
Abstract
The fabrication of single electron transistors (SET) with sidewall depletion gates on a silicon on insulator (SOI) quantum wire was proposed. A combination of conventional lithography and VLSI technology was used for the fabrication. The charge of electrically formed quantum dots was controlled by the control gate bias. The separation between the two sidewall gates was designed to be 37 nm and 185 nm respectively for the two SETs to incorporate high temperature operation and high voltage gain. The three-dimensional device simulation confirmed reliable operation of the Si based SET at 77K.
Publisher
IEEE

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.