File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Performance and Leakage Optimization with 22nm Bi-level FinFET

Author(s)
Lee, JaeminKim, Youngmin
Issued Date
2014-11-05
DOI
10.1109/ISOCC.2014.7087620
URI
https://scholarworks.unist.ac.kr/handle/201301/46691
Fulltext
http://ieeexplore.ieee.org/xpl/articleDetails.jsp?arnumber=7087620&newsearch=true&queryText=Performance%20and%20leakage%20optimization%20with%2022nm%20Bi-level%20FinFET
Citation
11th International SoC Design Conference, ISOCC 2014, pp.230 - 231
Abstract
In this paper, we analyze on- and off-current characteristic of the 22-nm Bi-level FinFET in which two different fin widths are formed. From the 3D Technology CAD (TCAD) simulations, we find out that the narrower the fin width the lower the leakage current. However, narrower fin width results in the reduced driving current for the triple-gate FinFET structure. We propose the optimal shape parameters of Bi-level FinFET such as the fin width and height of the narrower fin for providing better leakage current while keeping the required driving current of the nominal FinFET. Simulation results show that up to 4% speed up with 33% leakage current reduction by the optimal Bi-level FinFET compared to the nominal one.
Publisher
11th International SoC Design Conference, ISOCC 2014

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.