File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

이규호

Lee, Kyuho Jason
Intelligent Systems Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

An energy-efficient parallel multi-core ADAS processor with robust visual attention and workload-prediction DVFS for real-time HD stereo stream

Author(s)
Lee, KyuhoBong, KyeongryeolKim, ChanghyeonPark, JunyoungYoo, Hoi-Jun
Issued Date
2016-04-20
DOI
10.1109/CoolChips.2016.7503672
URI
https://scholarworks.unist.ac.kr/handle/201301/37355
Fulltext
https://ieeexplore.ieee.org/document/7503672/
Citation
IEEE Symposium on Low-Power and High-Speed Chips
Abstract
A heterogeneous multicore processor is proposed to accelerate advanced driver assistance system (ADAS). To enable a real-time operation of ADAS functions with 720p stereo video stream, multiple granualrity parallel SIMD/MIMD architecture is proposed with precise visual attention and high throughput network-on-chip to reduce computation cost and network congestion, respectively. In addition, it employs a data resource management processor to control workload-prediction dynamic voltage and frequency scaling to reduce power consumption. As a result, the proposed SoC ahcieves 862GOPS/W energy efficiency and 31.4GOPS/mm2 area efficiency, which are 53% and 75% improvement over the state-of-the-art ADAS processor, respectively.
Publisher
19th IEEE Symposium on Low-Power and High-Speed Chips, IEEE COOL Chips 2016

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.