File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Fast chip-package-PCB coanalysis methodology for power integrity of multi-domain high-speed memory: A case study

Author(s)
Kim, SeungwonHan, Ki JinKim, YoungminKang, Seokhyeong
Issued Date
2018-03-19
DOI
10.23919/DATE.2018.8342132
URI
https://scholarworks.unist.ac.kr/handle/201301/34789
Fulltext
https://ieeexplore.ieee.org/document/8342132
Citation
2018 Design, Automation & Test in Europe Conference & Exhibition (DATE), pp.885 - 888
Abstract
The power integrity of high-speed interfaces is an increasingly important issue in mobile memory systems. However, because of complicated design variations such as adjacent VDD domain coupling, conventional case-specific modeling is limited in analyzing trends in results from parametric variations. Moreover, conventional industrial methods can be simulated only after the design layout is completed and it requires a lot of back-annotation processes, which result in delayed delays time to market. In this paper, we propose a chip-package-PCB coanalysis methodology applied to our multi-domain high-speed memory system model with a current generation method. Our proposed parametric simulation model can analyze the tendency of power integrity results from variable sweeps and Monte Carlo simulations, and it shows a significantly reduced runtime compared to the conventional EDA methodology under JEDEC LPPDR4 environment.
Publisher
DATE 2018

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.