JOURNAL OF THE KOREAN PHYSICAL SOCIETY, v.39, no.1, pp.106 - 111
Abstract
A novel memory cel landing pad technology is developed for the 0.13-mum DRAM (dynamic random access memory) generation and beyond. Compared to conventional landing pad technology, this novel cell landing pad technology achieves a lower contact resistance between the contact pad and the source/drain of the memory cell transistor and better isolation between the word-line and the contact pads. The low-temperature interlayer dieletric process with gap-fill capability is achieved in this work by using a multi-step deposition with a high-density plasma chemical vapor deposition oxide. the tight alignment tolerance, which can not be met in the conventional scheme., is achieved by using a novel bar-type contact hole opening pattern and a wet dip process in this technology. Moreover, we adopted the modified SAC (self-aligned contact) process, in which SAC etching is followed by word-line spacer formation. With this modified SAC process, we could reduce the loss due to the capping nitride on the word-line. Thus, we could solve the problem of isolation between the word-line and the counter pads. the superior properties of this novel landing pad technology were demonstrated with the 0.13-mum DRAM generation.