File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.conferencePlace US -
dc.citation.title IEEE Symposium on VLSI Technology -
dc.contributor.author Kim, Seong Kwang -
dc.contributor.author Lim, Hyeong-Rak -
dc.contributor.author Jeong, Jaeyong -
dc.contributor.author Park, Youngkeun -
dc.contributor.author Park, Jejune -
dc.contributor.author Park, Sungil -
dc.contributor.author Park, Jaehyun -
dc.contributor.author Ha, Daewon -
dc.contributor.author Cho, Byung Jin -
dc.contributor.author Kim, Sanghyeon -
dc.date.accessioned 2026-03-27T14:02:49Z -
dc.date.available 2026-03-27T14:02:49Z -
dc.date.created 2026-03-26 -
dc.date.issued 2024-06-16 -
dc.description.abstract In this study, we demonstrated heterogeneous 3D monolithic CFETs (mCFETs) by utilizing Ge (110)/<110> gate-all-around (GAA) nanosheet p-FETs as the top-tier transistors and Si (100)/<110> tri-gate n-FETs as the bottom-tier transistors. By minimizing the mobility difference between electrons and holes through this transport combination of heterogeneous channels, we demonstrated its potential for the next-generation logic. Notably, we achieved a record-high hole mobility of 1200 cm2/V.s (normalized by footprint to account CFET drivability) in the Ge (110)/<110> GAA nanosheet p-FETs with flat top and bottom surfaces. These channels were successfully employed in heterogeneous mCFETs to see the feasibility for high-performance logic devices. -
dc.identifier.bibliographicCitation IEEE Symposium on VLSI Technology -
dc.identifier.doi 10.1109/VLSITechnologyandCir46783.2024.10631393 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/91125 -
dc.identifier.url https://ieeexplore.ieee.org/abstract/document/10631393 -
dc.language 영어 -
dc.publisher IEEE -
dc.title Ge(110) GAA Nanosheet / Si(100) Tri-gate Nanosheet Monolithic CFETs Featuring Record-High Hole Mobility -
dc.type Conference Paper -
dc.date.conferenceDate 2024-06-16 -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.