File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Heterogeneous 3D CFET with Hybrid Channel Configuration

Author(s)
Kim, SanghyeonKim, SeongkwangLim, HyeongRakJeong, JaeyongPark, YoungkeunJeong, JaejoongKim, JoonpyoKim, BonghoGeum, DaemyeongKim, YounghyunCho, Byung Jin
Issued Date
2025-03-24
DOI
10.1109/EDTM61175.2025.11041288
URI
https://scholarworks.unist.ac.kr/handle/201301/91119
Fulltext
https://www.semiconchina.org/en/2184
Citation
Conference of Science & Technology for Integrated Circuits
Abstract
Complementary field-effect transistors (CFETs) have been seriously studied for next-generation device architectures to improve PPA (power, performance, and area). However, many challenges remain, including process integration, structure optimization, implementation schemes (monolithic/sequential), etc. At the transistor level, unbalanced transport between n- and p-FET would be one of the most critical issues because CFETs inherently require the same width both for n- and p-FETs. Furthermore, new parameters such as spacing length between top and bottom FETs have emerged. Here, we discuss the opportunity for heterogeneous channel design to mitigate these issues.
Publisher
SEMICON CHINA

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.