There are no files associated with this item.
Cited time in
Full metadata record
| DC Field | Value | Language |
|---|---|---|
| dc.citation.endPage | 616 | - |
| dc.citation.number | 4 | - |
| dc.citation.startPage | 605 | - |
| dc.citation.title | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS | - |
| dc.citation.volume | 29 | - |
| dc.contributor.author | Murali, Gauthaman | - |
| dc.contributor.author | Park , Heechun | - |
| dc.contributor.author | Qin, Eric | - |
| dc.contributor.author | Torun, Hakki Mert | - |
| dc.contributor.author | Dolatsara, Majid Ahadi | - |
| dc.contributor.author | Swaminathan, Madhavan | - |
| dc.contributor.author | Krishna, Tushar | - |
| dc.contributor.author | Lim, Sung Kyu | - |
| dc.date.accessioned | 2024-03-13T15:35:09Z | - |
| dc.date.available | 2024-03-13T15:35:09Z | - |
| dc.date.created | 2024-03-13 | - |
| dc.date.issued | 2021-04 | - |
| dc.description.abstract | The 2-D CMOS process technology scaling may have reached its pinnacle, yet it is not feasible to manufacture all computing elements at lower technological nodes. This has opened a new branch of chip designing that allows chiplets on different technological nodes to be integrated into a single package using interposers, the passive interconnection mediums. However, establishing a high-frequency communication over an entirely passive layer is one of the significant design challenges of 2.5-D systems. In this article, we present a robust clocking architecture for a 2.5-D system consisting of 64 processor cores. This clocking scheme consists of two major components, namely, interposer clocking and on-chiplet clocking. The interposer clocking consists of clocks used to achieve global synchronicity and clocks for interchiplet communication established using the AIB protocol. We synthesized these clocking components using commercial EDA tools and analyzed them using standard tools, on-chip, and package models. We also compare these results against a 2-D design of the same benchmark and another 2.5-D clocking architecture. Our experiments show that the absolute clock power is up to 16% less, and the ratio of clock power to system power is up to 4% less in the 2.5-D design than its 2-D counterpart. | - |
| dc.identifier.bibliographicCitation | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, v.29, no.4, pp.605 - 616 | - |
| dc.identifier.doi | 10.1109/TVLSI.2021.3058300 | - |
| dc.identifier.issn | 1063-8210 | - |
| dc.identifier.scopusid | 2-s2.0-85101765546 | - |
| dc.identifier.uri | https://scholarworks.unist.ac.kr/handle/201301/81625 | - |
| dc.identifier.wosid | 000637190300002 | - |
| dc.language | 영어 | - |
| dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
| dc.title | Clock Delivery Network Design and Analysis for Interposer-Based 2.5-D Heterogeneous Systems | - |
| dc.type | Article | - |
| dc.description.isOpenAccess | FALSE | - |
| dc.relation.journalWebOfScienceCategory | Computer Science, Hardware & Architecture; Engineering, Electrical & Electronic | - |
| dc.relation.journalResearchArea | Computer Science; Engineering | - |
| dc.type.docType | Article | - |
| dc.description.journalRegisteredClass | scie | - |
| dc.description.journalRegisteredClass | scopus | - |
| dc.subject.keywordAuthor | Clocks | - |
| dc.subject.keywordAuthor | Degradation | - |
| dc.subject.keywordAuthor | Routing protocols | - |
| dc.subject.keywordAuthor | Routing | - |
| dc.subject.keywordAuthor | Crosstalk | - |
| dc.subject.keywordAuthor | Silicon | - |
| dc.subject.keywordAuthor | Metals | - |
| dc.subject.keywordAuthor | 2 | - |
| dc.subject.keywordAuthor | 5-D clocking | - |
| dc.subject.keywordAuthor | clock metrics | - |
| dc.subject.keywordAuthor | heterogeneous systems | - |
| dc.subject.keywordAuthor | hierarchical clocking | - |
| dc.subject.keywordAuthor | RISC-V architecture | - |
Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Tel : 052-217-1403 / Email : scholarworks@unist.ac.kr
Copyright (c) 2023 by UNIST LIBRARY. All rights reserved.
ScholarWorks@UNIST was established as an OAK Project for the National Library of Korea.