File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

김경록

Kim, Kyung Rok
Nano-Electronic Emerging Devices Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

A Logic Synthesis Methodology for Low-Power Ternary Logic Circuits

Author(s)
Kim, SunmeanLee, Sung-YunPark, SunghyeKim, Kyung RokKang, Seokhyeong
Issued Date
2020-09
DOI
10.1109/TCSI.2020.2990748
URI
https://scholarworks.unist.ac.kr/handle/201301/48197
Fulltext
https://ieeexplore.ieee.org/document/9089220
Citation
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, v.67, no.9, pp.3138 - 3151
Abstract
We propose a logic synthesis methodology with a novel low-power circuit structure for ternary logic. The proposed methodology synthesizes a ternary function as a ternary logic gate using carbon nanotube field-effect transistors (CNTFETs). The circuit structure uses the body effect to mitigate the excessive power consumption for the third logic value. Energy-efficient ternary logic circuits are designed with a combination of synthesized low-power ternary logic gates. The proposed methodology is applicable to both unbalanced (0, 1, 2) and balanced (−1, 0, 1) ternary logic. To verify the improvement in energy efficiency, we have designed various ternary arithmetic logic circuits using the proposed methodology. The proposed ternary full adder has a significant improvement in the power-delay product (PDP) over previous designs. Ternary benchmark circuits have been designed to show that complex ternary functions can be designed to more efficient circuits with the proposed methodology.
Publisher
Institute of Electrical and Electronics Engineers
ISSN
1549-8328

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.