File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Analysis of On Chip Decoupling Capacitor in the Double-gate FinFETs with PEEC-based Power Delivery Networks

Author(s)
Lee, JaeminKang, YesungKim, Youngmin
Issued Date
2014-11-05
DOI
10.1109/ISOCC.2014.7087653
URI
https://scholarworks.unist.ac.kr/handle/201301/46688
Fulltext
http://ieeexplore.ieee.org/xpl/articleDetails.jsp?arnumber=7087653&newsearch=true&queryText=Analysis%20of%20on%20chip%20decoupling%20capacitor%20in%20the%20double-gate%20FinFETs%20with%20PEEC-based%20power%20delivery%20network
Citation
11th International SoC Design Conference, ISOCC 2014, pp.290 - 291
Abstract
As the technology node has scaled down below 32 nm, the supply voltage has decreased to 1V and the current demands for active devices have increased. Therefore, the supply noise due to the IR drop in the power delivery network (PDN) has become a critical problem for robust circuit operation. Huge decoupling capacitors are introduced to overcome the supply voltage fluctuations. In this study, we investigate a 32-nm double-gate FinFET device for a decoupling capacitor in the PDN. The circuit designers can independently control both the gates in the double-gate FinFET. We compare the supply and ground noise reduction in the conventional planar CMOS and in various FinFET structures in a PEEC-based practical PDN and propose the best decoupling capacitor design strategy for double-gate FinFETs. The simulation results show that we can achieve an increased reduction in the supply voltage noise up to 50% by shorting the front gate and back gate together.
Publisher
11th International SoC Design Conference, ISOCC 2014

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.