File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

이종은

Lee, Jongeun
Intelligent Computing and Codesign Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.conferencePlace II -
dc.citation.conferencePlace New Delhi; India -
dc.citation.title International Conference on Hardware/Software Codesign and System Synthesis -
dc.contributor.author Lee, Jongeun -
dc.contributor.author Seo, Seongseok -
dc.contributor.author Lee, Hongsik -
dc.contributor.author Sim, Hyeon Uk -
dc.date.accessioned 2023-12-19T23:36:27Z -
dc.date.available 2023-12-19T23:36:27Z -
dc.date.created 2014-12-04 -
dc.date.issued 2014-10-13 -
dc.description.abstract For loop accelerators such as coarse-grained reconfigurable architectures (CGRAs) and GP-GPUs, nested loops represent an important source of parallelism. Existing solutions to mapping nested loops on CGRAs, however, are either designed for perfectly nested loops only, or expensive and inflexible. Efficient CGRA mapping of imperfect loops with arbitrary nesting depth still remains a challenge. In this paper we propose a compiler-hardware co-operative approach that is flexible and yet able to generate efficient mappings for imperfect nested loops. It is based on loop flattening, but to mitigate the negative impact of flattening we combine loop fission and a light-weight architecture extension that is designed to accelerate common operation patterns appearing frequently in flattened loops. Our experimental results using imperfect loops from multimedia and DSP domains demonstrate that our special operations can cover a large portion of nested loop operations, improve performance of nested loops by nearly 30% over using loop flattening only, and achieve near-ideal executions on CGRAs for imperfect loops. Copyright is held by the owner/author(s). -
dc.identifier.bibliographicCitation International Conference on Hardware/Software Codesign and System Synthesis -
dc.identifier.doi 10.1145/2656075.2656085 -
dc.identifier.scopusid 2-s2.0-84910648643 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/46605 -
dc.language 영어 -
dc.publisher Association for Computing Machinery -
dc.title Flattening-based mapping of imperfect loop nests for CGRAs -
dc.type Conference Paper -
dc.date.conferenceDate 2014-10-12 -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.