File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

이종은

Lee, Jongeun
Intelligent Computing and Codesign Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.conferencePlace US -
dc.citation.endPage 55 -
dc.citation.startPage 48 -
dc.citation.title 2018 ACM International Symposium on Physical Design, ISPD 2018 -
dc.contributor.author Chin, S. Alexander -
dc.contributor.author Niu, Kuang Ping -
dc.contributor.author Walker, Matthew -
dc.contributor.author Yin, Shizhang -
dc.contributor.author Mertens, Alexander -
dc.contributor.author Lee, Jongeun -
dc.contributor.author Anderson, Jason H -
dc.date.accessioned 2023-12-19T17:36:36Z -
dc.date.available 2023-12-19T17:36:36Z -
dc.date.created 2018-11-21 -
dc.date.issued 2018-03-25 -
dc.description.abstract We describe an open-source software framework, CGRA-ME, for the modeling and exploration of coarse-grained reconfigurable architectures (CGRAs). CGRAs are programmable hardware devices having large ALU-like logic blocks, and datapath bus-style interconnect. CGRAs are positioned between fine-grained FPGAs and standard-cell ASICs on the spectrum of programmability – they are less flexible than FPGAs, yet are more flexible than ASICs. With CGRA-ME, an architect can describe a CGRA architecture in an XML-based language. The framework also allows the architect to map benchmarks onto the architecture and provides automatic generation of Verilog RTL for the modeled architecture. This allows the architect to simulate for verification purposes, and perform synthesis to either an ASIC or FPGA-overlay implementation of the CGRA, assessing performance, area, and power consumption. In an experimental study, we use CGRA-ME to model, map benchmarks onto, and evaluate several variants of a widely known CGRA [24], considering both standard-cell and FPGA-overlay physical realizations of the CGRA. -
dc.identifier.bibliographicCitation 2018 ACM International Symposium on Physical Design, ISPD 2018, pp.48 - 55 -
dc.identifier.doi 10.1145/3177540.3177553 -
dc.identifier.isbn 978-145035626-8 -
dc.identifier.scopusid 2-s2.0-85048897817 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/37514 -
dc.identifier.url https://dl.acm.org/citation.cfm?doid=3177540.3177553 -
dc.language 영어 -
dc.publisher 2018 ACM International Symposium on Physical Design, ISPD 2018 -
dc.title Architecture exploration of standard-cell and FPGA-overlay CGRAs using the open-source CGRA-ME framework -
dc.type Conference Paper -
dc.date.conferenceDate 2018-03-25 -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.