File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

An extemal-capacitor-less low-dropout regulator with less than -36dB PSRR at all frequencies from 10kHz to 1GHz using an adaptive supply-ripple cancellation technique to the body-gate

Author(s)
Lim, YounghyunLee, JeonghyunPark, SuneuiChoi, Jaehyouk
Issued Date
2017-05-03
DOI
10.1109/CICC.2017.7993669
URI
https://scholarworks.unist.ac.kr/handle/201301/35333
Fulltext
https://ieeexplore.ieee.org/document/7993669
Citation
2017 IEEE Custom Integrated Circuits Conference (CICC)
Abstract
An external capacitor-less low-dropout regulator (LDO) that provides high power-supply rejection ratio (PSRR) at all low-to-high frequencies was presented. The LDO was designed to have the dominant pole, ωD, at the gate of the passtransistor, VG, to secure stability without an external capacitor, even when the load current was large. Using the proposed adaptive supply-ripple cancellation (ASRC) technique, where the ripples copied from the supply are injected adaptively to the body-gate, the PSRR-hump of conventional LDOs with ωD at VG can be suppressed significantly. Since the ASRC continues to adjust the magnitude of the injecting ripples, the LDO of this work is able to maintain high PSRRs, irrespective of the amount of the load current, IL, or the dropout voltage, VDO. The proposed LDO was fabricated in a 65-nm CMOS process, and it had an input voltage of 1.2V. When having a 240-pF load capacitor, the measured PSRRs were less than –36dB at all frequencies from 10kHz to 1GHz, despite changes in IL and VDO. The active area was 0.087mm2 including the 240-pF load capacitor, and the total power consumption was 360μW.
Publisher
IEEE
ISSN
0886-5930

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.