File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

이종은

Lee, Jongeun
Intelligent Computing and Codesign Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.conferencePlace SZ -
dc.citation.endPage 1152 -
dc.citation.startPage 1147 -
dc.citation.title Design Automation and Test in Europe Conference -
dc.contributor.author Rahman, Atul -
dc.contributor.author Oh, Sangyun -
dc.contributor.author Lee, Jongeun -
dc.contributor.author Choi, Kiyoung -
dc.date.accessioned 2023-12-19T19:11:34Z -
dc.date.available 2023-12-19T19:11:34Z -
dc.date.created 2017-08-14 -
dc.date.issued 2017-03-27 -
dc.description.abstract The increasing use of machine learning algorithms, such as Convolutional Neural Networks (CNNs), makes the hardware accelerator approach very compelling. However the question of how to best design an accelerator for a given CNN has not been answered yet, even on a very fundamental level. This paper addresses that challenge, by providing a novel framework that can universally and accurately evaluate and explore various architectural choices for CNN accelerators on FPGAs. Our exploration framework is more extensive than that of any previous work in terms of the design space, and takes into account various FPGA resources to maximize performance including DSP resources, on-chip memory, and off-chip memory bandwidth. Our experimental results using some of the largest CNN models including one that has 16 convolutional layers demonstrate the efficacy of our framework, as well as the need for such a high-level architecture exploration approach to find the best architecture for a CNN model. -
dc.identifier.bibliographicCitation Design Automation and Test in Europe Conference, pp.1147 - 1152 -
dc.identifier.doi 10.23919/DATE.2017.7927162 -
dc.identifier.scopusid 2-s2.0-85020168849 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/32774 -
dc.identifier.url http://ieeexplore.ieee.org/document/7927162/ -
dc.language 영어 -
dc.publisher ACM/IEEE -
dc.title Design Space Exploration of FPGA Accelerators for Convolutional Neural Networks -
dc.type Conference Paper -
dc.date.conferenceDate 2017-03-27 -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.