File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

이종은

Lee, Jongeun
Intelligent Computing and Codesign Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.conferencePlace FR -
dc.citation.conferencePlace Grenoble -
dc.citation.endPage 1351 -
dc.citation.startPage 1346 -
dc.citation.title Design Automation and Test in Europe Conference -
dc.contributor.author Yoon, Jonghee W. -
dc.contributor.author Lee, Jongeun -
dc.contributor.author Jung, Jaewan -
dc.contributor.author Park, Sanghyun -
dc.contributor.author Kim, Yongjoo -
dc.contributor.author Paek, Yunheung -
dc.contributor.author Cho, Doosan -
dc.date.accessioned 2023-12-20T03:07:52Z -
dc.date.available 2023-12-20T03:07:52Z -
dc.date.created 2013-06-20 -
dc.date.issued 2011-03-14 -
dc.description.abstract Integrating coarse-grained reconfigurable architectures (CGRAs) into a System-on-a-Chip (SoC) presents many benefits as well as important challenges. One of the challenges is how to customize the architecture for the target applications efficiently and effectively without explicit design space exploration. In this paper we present a novel methodology for incremental interconnect customization of CGRAs that can suggest a new interconnection architecture that can maximize the performance for a given set of application kernels while minimizing the hardware cost. Applying the inexact graph matching analogy, we translate our problem into graph matching taking into account the cost of various graph edit operations, which we solve using the A* search algorithm with a heuristic tailored to our problem. Our experimental results demonstrate that our customization method can quickly find application-optimized interconnections that exhibit 70% higher performance on average compared to the base architecture, with relatively little hardware increase in interconnections and muxes. -
dc.identifier.bibliographicCitation Design Automation and Test in Europe Conference, pp.1346 - 1351 -
dc.identifier.issn 1530-1591 -
dc.identifier.scopusid 2-s2.0-79957561306 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/32402 -
dc.language 영어 -
dc.publisher EDAA -
dc.title I2CRF: Incremental interconnect customization for embedded reconfigurable fabrics -
dc.type Conference Paper -
dc.date.conferenceDate 2011-03-14 -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.