File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

전명재

Jeon, Myeongjae
OMNIA
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.number 4 -
dc.citation.startPage 43 -
dc.citation.title ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION -
dc.citation.volume 10 -
dc.contributor.author Jeon, Myeongjae -
dc.contributor.author Li, Conglong -
dc.contributor.author Cox, Alan L. -
dc.contributor.author Rixner, Scott -
dc.date.accessioned 2023-12-22T03:10:17Z -
dc.date.available 2023-12-22T03:10:17Z -
dc.date.created 2018-08-27 -
dc.date.issued 2013-12 -
dc.description.abstract This article describes and evaluates a new approach to optimizing DRAM performance and energy consumption that is based on eagerly writing dirty cache lines to DRAM. Under this approach, many dirty cache lines are written to DRAM before they are evicted. In particular, dirty cache lines that have not been recently accessed are eagerly written to DRAM when the corresponding row has been activated by an ordinary, noneager access, such as a read. This approach enables clustering of reads and writes that target the same row, resulting in a significant reduction in row activations. Specifically, for a variety of applications, it reduces the number of DRAM row activations by an average of 42% and a maximum of 82%. Moreover, the results from a full-system simulator show compelling performance improvements and energy consumption reductions. Out of 23 applications, 6 have overall performance improvements between 10% and 20%, and 3 have improvements in excess of 20%. Furthermore, 12 consume between 10% and 20% less DRAM energy, and 7 have energy consumption reductions in excess of 20%. -
dc.identifier.bibliographicCitation ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, v.10, no.4, pp.43 -
dc.identifier.doi 10.1145/2555289.2555300 -
dc.identifier.issn 1544-3566 -
dc.identifier.scopusid 2-s2.0-84892449496 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/24683 -
dc.identifier.url https://dl.acm.org/citation.cfm?doid=2541228.2555300 -
dc.identifier.wosid 000330509300022 -
dc.language 영어 -
dc.publisher ASSOC COMPUTING MACHINERY -
dc.title Reducing DRAM Row Activations with Eager Read/Write Clustering -
dc.type Article -
dc.description.journalRegisteredClass scie -
dc.description.journalRegisteredClass scopus -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.