File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Ternary Logic Synthesis with Modified Quine-McCluskey Algorithm

Author(s)
Lee, Sung-YunKim, SunmeanKang, Seokhyeong
Issued Date
2019-05-21
DOI
10.1109/ISMVL.2019.00035
URI
https://scholarworks.unist.ac.kr/handle/201301/79780
Fulltext
https://ieeexplore.ieee.org/document/8758768
Citation
49th IEEE International Symposium on Multiple-Valued Logic, ISMVL 2019, pp.158 - 163
Abstract
Logic synthesis has been increasingly important to accelerate the development of high-level systems. However, in multi-valued logic, logic synthesis methods that can process emerging devices are deficient. We propose and automate a method to synthesize ternary logic circuits. Our design of ternary logic circuits is based on static gate design, and exploits carbon nanotube field-effect transistors. We optimize ternary logic circuits by minimizing the number of transistors with a modified Quine-McCluskey algorithm. Our proposed method has improved power-delay product by 52.72 % over the state-of-the-art method for a ternary half adder, and by 68.06 % for a ternary multiplier. We also have improved power-delay product by 37.30 % over the state-of-the-art method for a ternary full adder that has high load capacitance. Our design has an average of 42.43 % fewer transistors than the existing design for circuits that have large number of inputs. As circuits become larger, the improved power-delay product and reduced transistor count are advantageous.
Publisher
IEEE Computer Society
ISSN
0195-623X

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.