File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

김경록

Kim, Kyung Rok
Nano-Electronic Emerging Devices Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

A Novel Ternary Multiplier based on Ternary CMOS Compact Model

Author(s)
Kang, YesungKim, JaewooKim, SunminShin, SunhaeJang, E-SanJeong, Jae WonKim, Kyung RokKang, Seokhyeong
Issued Date
2017-05-22
DOI
10.1109/ISMVL.2017.52
URI
https://scholarworks.unist.ac.kr/handle/201301/32761
Fulltext
http://ieeexplore.ieee.org/document/7964961/
Citation
IEEE International Symposium on Multiple-Valued Logic, pp.25 - 30
Abstract
Multiple-valued logic (MVL) has potential advantages for energy-efficient design by reducing a circuit complexity. Because of physical device and circuit realization issues, however, there are relatively small number of researches on MVL circuit designs. We design a novel ternary multiplier based on a ternary CMOS (T-CMOS) compact model. To estimate performance and energy efficiency of our ternary design, we construct a standard ternary-cell library and exploit a ternary static timing analysis (T-STA). The proposed ternary multiplier design achieves significant total power reduction and performance improvement over conventional ternary design.
Publisher
IEEE
ISSN
2378-2226

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.