File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

김경록

Kim, Kyung Rok
Nano-Electronic Emerging Devices Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.conferencePlace RS -
dc.citation.endPage 30 -
dc.citation.startPage 25 -
dc.citation.title IEEE International Symposium on Multiple-Valued Logic -
dc.contributor.author Kang, Yesung -
dc.contributor.author Kim, Jaewoo -
dc.contributor.author Kim, Sunmin -
dc.contributor.author Shin, Sunhae -
dc.contributor.author Jang, E-San -
dc.contributor.author Jeong, Jae Won -
dc.contributor.author Kim, Kyung Rok -
dc.contributor.author Kang, Seokhyeong -
dc.date.accessioned 2023-12-19T19:06:30Z -
dc.date.available 2023-12-19T19:06:30Z -
dc.date.created 2017-10-18 -
dc.date.issued 2017-05-22 -
dc.description.abstract Multiple-valued logic (MVL) has potential advantages for energy-efficient design by reducing a circuit complexity. Because of physical device and circuit realization issues, however, there are relatively small number of researches on MVL circuit designs. We design a novel ternary multiplier based on a ternary CMOS (T-CMOS) compact model. To estimate performance and energy efficiency of our ternary design, we construct a standard ternary-cell library and exploit a ternary static timing analysis (T-STA). The proposed ternary multiplier design achieves significant total power reduction and performance improvement over conventional ternary design. -
dc.identifier.bibliographicCitation IEEE International Symposium on Multiple-Valued Logic, pp.25 - 30 -
dc.identifier.doi 10.1109/ISMVL.2017.52 -
dc.identifier.issn 2378-2226 -
dc.identifier.scopusid 2-s2.0-85026734914 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/32761 -
dc.identifier.url http://ieeexplore.ieee.org/document/7964961/ -
dc.language 영어 -
dc.publisher IEEE -
dc.title A Novel Ternary Multiplier based on Ternary CMOS Compact Model -
dc.type Conference Paper -
dc.date.conferenceDate 2017-05-22 -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.