File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Power Integrity Coanalysis Methodology for Multi-Domain High-Speed Memory Systems

Author(s)
Kim, SeungwonHan, Ki JinKim, YoungminKang, Seokhyeong
Issued Date
2019-07
DOI
10.1109/ACCESS.2019.2928896
URI
https://scholarworks.unist.ac.kr/handle/201301/27493
Fulltext
https://ieeexplore.ieee.org/document/8763973
Citation
IEEE ACCESS, v.7, pp.95305 - 95313
Abstract
With the increasing demand for state-of-the-art technologies, such as wearable devices and the Internet of things (IoT), power integrity has emerged as a major concern for high-speed, low-power interfaces that are used as mobile platforms. By using case-specific design models in a high-speed memory system, only a limited analysis of the effects of parametric variations can be performed in complex design problems, such as adjacent voltage domain coupling at high frequencies. Moreover, a conventional industrial method can be simulated only after completing the design layout; therefore, a number of iterative back-annotation processes are required for signoff; this delays the time to market. In this paper, we propose a power integrity coanalysis methodology for multiple power domains in high-frequency memory systems. Our proposed methodology can analyze the tendencies in power integrity by using parametric methods, such as parameter sweeping and Monte Carlo simulations. Our experiments prove that our proposed methodology can predict similar peak-to-peak ripple voltages that are comparable with the realistic simulations of low-power double data rate four interfaces.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
ISSN
2169-3536
Keyword (Author)
Power integrity (PI)multi-domain couplinghigh-speed memorypower delivery systempower distribution network (PDN)chip-package-PCB coanalysisanalysis methodologylow power double data rate four (LPDDR4)
Keyword
SIMULATIONPACKAGEDESIGN

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.