File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

감동윤

Kam, Dongyun
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.endPage 1094 -
dc.citation.number 6 -
dc.citation.startPage 1083 -
dc.citation.title IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS -
dc.citation.volume 29 -
dc.contributor.author Kam, Dongyun -
dc.contributor.author Yoo, Hoyoung -
dc.contributor.author Lee, Youngjoo -
dc.date.accessioned 2025-11-26T09:18:28Z -
dc.date.available 2025-11-26T09:18:28Z -
dc.date.created 2025-11-06 -
dc.date.issued 2021-06 -
dc.description.abstract Achieving the attractive error-correcting capability with a simple decoder structure, the polar code using successive cancellation (SC) decoding is now expected to be installed at the resource-limited IoT or embedded communications. However, the existing SC decoders normally suffer from the long processing latency caused by the serialized processing steps, limiting the practical applications of polar codes. In this article, to solve this latency problem, we present a new low-complexity merging operation that can increase the number of parallel factors for realizing the tree-level parallelism. We also modify the previous pruning method to further reduce the number of visited nodes at the parallel SC decoding scenario. In addition, a novel parallel partial-sum calculator (PSC) architecture is introduced to update partial-sum registers with multiple decoded bits by taking only one processing cycle. Implementation results show that the proposed 8-parallel SC polar decoder in 28-nm CMOS requires only 0.140 mu s to decode a (1024, 512) codeword of 5C system, remarkably reducing the decoding latency when compared to the state-of-the-art designs. -
dc.identifier.bibliographicCitation IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, v.29, no.6, pp.1083 - 1094 -
dc.identifier.doi 10.1109/TVLSI.2021.3068965 -
dc.identifier.issn 1063-8210 -
dc.identifier.scopusid 2-s2.0-85104203942 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/88505 -
dc.identifier.wosid 000658341800005 -
dc.language 영어 -
dc.publisher IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC -
dc.title Ultralow-Latency Successive Cancellation Polar Decoding Architecture Using Tree-Level Parallelism -
dc.type Article -
dc.description.isOpenAccess FALSE -
dc.relation.journalWebOfScienceCategory Computer Science, Hardware & Architecture; Engineering, Electrical & Electronic -
dc.relation.journalResearchArea Computer Science; Engineering -
dc.type.docType Article -
dc.description.journalRegisteredClass scie -
dc.description.journalRegisteredClass scopus -
dc.subject.keywordAuthor low-latency processing -
dc.subject.keywordAuthor parallel decoder -
dc.subject.keywordAuthor polar codes -
dc.subject.keywordAuthor successive-cancellation decoding -
dc.subject.keywordAuthor SC communications -
dc.subject.keywordPlus CODES -
dc.subject.keywordPlus THROUGHPUT -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.