There are no files associated with this item.
Cited time in
Full metadata record
| DC Field | Value | Language |
|---|---|---|
| dc.citation.endPage | 6540 | - |
| dc.citation.number | 11 | - |
| dc.citation.startPage | 6528 | - |
| dc.citation.title | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS | - |
| dc.citation.volume | 72 | - |
| dc.contributor.author | Kim, Jaehee | - |
| dc.contributor.author | Kim, Changhyeon | - |
| dc.contributor.author | Yun, Sangbu | - |
| dc.contributor.author | Kam, Dongyun | - |
| dc.contributor.author | Kwon, Soonhyun | - |
| dc.contributor.author | Kim, Yongjune | - |
| dc.contributor.author | Lee, Youngjoo | - |
| dc.date.accessioned | 2025-11-26T09:18:10Z | - |
| dc.date.available | 2025-11-26T09:18:10Z | - |
| dc.date.created | 2025-11-06 | - |
| dc.date.issued | 2025-05 | - |
| dc.description.abstract | The ordered statistics decoding (OSD) algorithm has been gaining popularity for ultra-reliable and low-latency communication (URLLC) scenarios due to its near-maximum likelihood decoding performance, especially for short linear block codes. However, its substantial computational complexity hinders practical applications. In this paper, we introduce an advanced hybrid OSD algorithm that fully utilizes the hard-decision algebraic decoding results to selectively activate soft-decision OSD operations, significantly mitigating computational complexity. Through a rigorous analysis of error-correction characteristics, we derive a theoretical condition under which the hybrid OSD algorithm guarantees superior error-correction performance over the baseline OSD. To apply the proposed hybrid algorithm to the emerging URLLC systems, we also present a novel decoder architecture that efficiently integrates hard-and soft-decision operations. For (127, 64) BCH codes, the prototype decoder in a 28-nm process achieves an average processing latency of 773 ns at a target block error rate of 10(-5), improving information throughput by 4.2 x and energy-efficiency by 35 x and offering coding gain compared to previous OSD hardware designs. | - |
| dc.identifier.bibliographicCitation | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, v.72, no.11, pp.6528 - 6540 | - |
| dc.identifier.doi | 10.1109/TCSI.2025.3570034 | - |
| dc.identifier.issn | 1549-8328 | - |
| dc.identifier.scopusid | 2-s2.0-105005794955 | - |
| dc.identifier.uri | https://scholarworks.unist.ac.kr/handle/201301/88496 | - |
| dc.identifier.wosid | 001494186200001 | - |
| dc.language | 영어 | - |
| dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
| dc.title | Hybrid Ordered Statistics Decoding of Short-Length BCH Codes for URLLC Systems: Theoretical Analysis and Decoder Implementation | - |
| dc.type | Article | - |
| dc.description.isOpenAccess | FALSE | - |
| dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
| dc.relation.journalResearchArea | Engineering | - |
| dc.type.docType | Article; Early Access | - |
| dc.description.journalRegisteredClass | scie | - |
| dc.description.journalRegisteredClass | scopus | - |
| dc.subject.keywordAuthor | Ordered statistics decoding | - |
| dc.subject.keywordAuthor | hybrid decoding | - |
| dc.subject.keywordAuthor | URLLC | - |
| dc.subject.keywordAuthor | short BCH codes | - |
| dc.subject.keywordPlus | POLAR DECODER | - |
| dc.subject.keywordPlus | LOW LATENCY | - |
| dc.subject.keywordPlus | PERFORMANCE | - |
| dc.subject.keywordPlus | ALGORITHM | - |
Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Tel : 052-217-1403 / Email : scholarworks@unist.ac.kr
Copyright (c) 2023 by UNIST LIBRARY. All rights reserved.
ScholarWorks@UNIST was established as an OAK Project for the National Library of Korea.