File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

윤희인

Yoon, Heein
Advanced Circuits and Electronics Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.endPage 1643 -
dc.citation.number 5 -
dc.citation.startPage 1632 -
dc.citation.title IEEE JOURNAL OF SOLID-STATE CIRCUITS -
dc.citation.volume 60 -
dc.contributor.author Jung, Seohee -
dc.contributor.author Kim, Jaeho -
dc.contributor.author Bang, Jooeun -
dc.contributor.author Lee, Sarang -
dc.contributor.author Yoon, Heein -
dc.contributor.author Choi, Jaehyouk -
dc.date.accessioned 2025-01-03T17:35:05Z -
dc.date.available 2025-01-03T17:35:05Z -
dc.date.created 2025-01-03 -
dc.date.issued 2025-05 -
dc.description.abstract This work presents a D-band frequency synthesizer that can generate an ultra-low jitter output signal over a large frequency-tuning range (FTR). To overcome the structural limitations of conventional sub-terahertz (sub-THz) frequency synthesizers and concurrently achieve a low jitter and a large FTR, we designed a two-stage architecture, in which a 50-GHz band subsampling PLL (SSPLL) with a 3rd-harmonic (HM)-rich class-F voltage-controlled oscillator (VCO) in the first stage interoperated with an HM-boosting frequency multiplier (FM) in the second stage. Designed with a 40-nm CMOS process, this D-band frequency synthesizer exhibited a wide FTR of 11.8%, i.e., 144-162 GHz. Due to its high-gain subsampling phase detector (PD), which can suppress in-band phase noise (PN), and its class-F VCO, which can achieve low out-of-band (OOB) PN, the proposed frequency synthesizer achieved the lowest rms jitter (i.e., 39 fs(rms)). Since the combination of the 3rd-HM-rich class-F VCO and the HM-boosting FM generated a D-band output signal in a power-efficient manner, this work also achieved the best jitter figure-of-merit (FOM) among the state-of-the-art W/D-band frequency synthesizers with an FTR more than 5%. -
dc.identifier.bibliographicCitation IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.60, no.5, pp.1632 - 1643 -
dc.identifier.doi 10.1109/JSSC.2024.3523474 -
dc.identifier.issn 0018-9200 -
dc.identifier.scopusid 2-s2.0-85214792149 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/85579 -
dc.identifier.wosid 001395146100001 -
dc.language 영어 -
dc.publisher IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC -
dc.title A Low-Jitter and Wide-Frequency-Range D-Band Frequency Synthesizer with a Subsampling PLL and a Harmonic-Boosting Frequency Multiplier -
dc.type Article -
dc.description.isOpenAccess FALSE -
dc.relation.journalWebOfScienceCategory Engineering, Electrical & Electronic -
dc.relation.journalResearchArea Engineering -
dc.type.docType Article -
dc.description.journalRegisteredClass scie -
dc.description.journalRegisteredClass scopus -
dc.subject.keywordAuthor Frequency synthesizers -
dc.subject.keywordAuthor Phase locked loops -
dc.subject.keywordPlus PHASE-LOCKED LOOP -
dc.subject.keywordPlus DESIGN -
dc.subject.keywordPlus NOISE -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.