File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.endPage 903 -
dc.citation.number 6 -
dc.citation.startPage 893 -
dc.citation.title IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY -
dc.citation.volume 1 -
dc.contributor.author Bandyopadhyay, Tapobrata -
dc.contributor.author Han, Ki Jin -
dc.contributor.author Chung, Daehyun -
dc.contributor.author Chatterjee, Ritwik -
dc.contributor.author Swaminathan, Madhavan -
dc.contributor.author Tummala, Rao -
dc.date.accessioned 2023-12-22T06:09:04Z -
dc.date.available 2023-12-22T06:09:04Z -
dc.date.created 2014-10-30 -
dc.date.issued 2011-06 -
dc.description.abstract 3-D integration of microelectronic systems reduces the interconnect length, wiring delay, and system size, while enhancing functionality by heterogeneous integration. Through silicon via (TSV) is a key building block for high-performance 3-D systems. This paper presents an accurate electrical modeling of TSVs considering metal-oxide-semiconductor (MOS) capacitance effects. The model is correlated with measurement results for validation. Parametric analysis of TSV capacitance is performed on several physical and material parameters. Design guidelines are proposed for TSVs used in signal and power distribution networks as well as for TSVs as variable capacitors. A 3-D power distribution network is simulated to show the effect and importance of the voltage-dependent TSV MOS capacitance. -
dc.identifier.bibliographicCitation IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, v.1, no.6, pp.893 - 903 -
dc.identifier.doi 10.1109/TCPMT.2011.2120607 -
dc.identifier.issn 2156-3950 -
dc.identifier.scopusid 2-s2.0-84857454206 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/8054 -
dc.identifier.url http://www.scopus.com/inward/record.url?partnerID=HzOxMe3b&scp=84857454206 -
dc.identifier.wosid 000292829100010 -
dc.language 영어 -
dc.publisher IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC -
dc.title Rigorous Electrical Modeling of Through Silicon Vias (TSVs) with MOS Capacitance Effects -
dc.type Article -
dc.description.journalRegisteredClass scie -
dc.description.journalRegisteredClass scopus -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.