File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

이종은

Lee, Jongeun
Intelligent Computing and Codesign Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Energy-Efficient Instruction Set Synthesis for Application-Specific Processors

Author(s)
Lee, JongeunChoi, KDutt, ND
Issued Date
2003-08-25
DOI
10.1145/871506.871588
URI
https://scholarworks.unist.ac.kr/handle/201301/46890
Fulltext
https://dl.acm.org/citation.cfm?doid=871506.871588
Citation
Proceedings of the 2003 International Symposium on Low Power Electronics and Design, (ISLPED'03), pp.330 - 333
Abstract
Several techniques have been proposed to enhance the energy-efficiency of ASIPs (Application-Specific Instruction set Processors). While those techniques can reduce the energy consumption with a minimal change in the instruction set (IS), they fail to exploit the opportunity of designing the entire IS from the energy-efficiency perspective. In this paper, we present an energy-efficient IS synthesis technique that can comprehensively reduce the energy-delay product (EDP) of ASIPs through optimal instruction encoding, considering both the instruction bitwidth and the dynamic instruction count. Experimental results with a typical embedded RISC processor show that our technique can generate application-specific IS's that are up to 40% more energy-efficient over the native IS for several application benchmarks.
Publisher
Proceedings of the 2003 International Symposium on Low Power Electronics and Design, (ISLPED'03)
ISSN
1533-4678

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.