File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.conferencePlace JA -
dc.citation.conferencePlace Yokohama -
dc.citation.endPage 461 -
dc.citation.startPage 456 -
dc.citation.title ASP-DAC 2007 - Asia and South Pacific Design Automation Conference 2007 -
dc.contributor.author Kim, Youngmin -
dc.contributor.author Petranovic, Dusan -
dc.contributor.author Sylvester, Dennis -
dc.date.accessioned 2023-12-20T05:06:51Z -
dc.date.available 2023-12-20T05:06:51Z -
dc.date.created 2014-11-20 -
dc.date.issued 2007-01-23 -
dc.description.abstract Inserting metal fill to improve inter-level dielectric thickness planarity is an essential part of the modern design process. However, the inserted fill shapes impact the performance of signal interconnect by increasing capacitance. In this paper, we analyze and model the impact of the metal dummy on the signal capacitance with various parameters including their electrical characteristic, signal dimensions, and dummy shape and dimensions. Fill has differing impact on interconnects depending on whether the signal of interest is in the same layer as the fill or not. In particular intra-layer dummy has its greatest impact on coupling capacitance while inter-layer dummy has more impact on the ground capacitance component. Based on an analysis of fill impact on capacitance, we propose simple capacitance increment models (Cc for intra-layer dummy and Cg for inter-layer dummy). To consider the realistic case with both signals and metal fill in adjacent layers, we apply a weighting function approach in the ground capacitance model. We verify this model using simple test patterns and benchmark circuits and find that the models match well with field solver results (1.2% average error with much faster runtime than commercial extraction tools, the runtime overhead reduced by -75% for all benchmark circuits). -
dc.identifier.bibliographicCitation ASP-DAC 2007 - Asia and South Pacific Design Automation Conference 2007, pp.456 - 461 -
dc.identifier.doi 10.1109/ASPDAC.2007.358028 -
dc.identifier.scopusid 2-s2.0-37249016957 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/46870 -
dc.identifier.url https://ieeexplore.ieee.org/document/4196074 -
dc.identifier.wosid 000246176800088 -
dc.language 영어 -
dc.publisher IEEE -
dc.title Simple and accurate models for capacitance increment due to metal fill insertion -
dc.type Conference Paper -
dc.date.conferenceDate 2007-01-23 -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.