File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.conferencePlace II -
dc.citation.conferencePlace Bangalore -
dc.citation.title 16th International Symposium on High-Performance Computer Architecture, HPCA-16 2010 -
dc.contributor.author Kang, Seokhyeong -
dc.contributor.author Kahng, AB -
dc.contributor.author Kumar, R -
dc.contributor.author Sartori, J -
dc.date.accessioned 2023-12-20T03:40:06Z -
dc.date.available 2023-12-20T03:40:06Z -
dc.date.created 2015-07-01 -
dc.date.issued 2010-01-10 -
dc.description.abstract Current processor designs have a critical operating point that sets a hard limit on voltage scaling. Any scaling beyond the critical voltage results in exceeding the maximum allowable error rate, i.e., there are more timing errors than can be effectively and gainfully detected or corrected by an error-tolerance mechanism. This limits the effectiveness of voltage scaling as a knob for reliability/power tradeoffs. In this paper, we present power-aware slack redistribution, a novel design-level approach to allow voltage/reliability tradeoffs in processors. Techniques based on power-aware slack redistribution reapportion timing slack of the frequently-occurring, near-critical timing paths of a processor in a power- and area-efficient manner, such that we increase the range of voltages over which the incidence of operational (timing) errors is acceptable. This results in soft architectures - designs that fail gracefully, allowing us to perform reliability/power tradeoffs by reducing voltage up to the point that produces maximum allowable errors for our application. The goal of our optimization is to minimize the voltage at which a soft architecture encounters the maximum allowable error rate, thus maximizing the range over which voltage scaling is possible and minimizing power consumption for a given error rate. Our experiments demonstrate 23% power savings over the baseline design at an error rate of 1%. Observed power reductions are 29%, 29%, 19%, and 20% for error rates of 2%, 4%, 8%, and 16% respectively. Benefits are higher in the face of error recovery using Razor. Area overhead of our techniques is up to 2.7%. -
dc.identifier.bibliographicCitation 16th International Symposium on High-Performance Computer Architecture, HPCA-16 2010 -
dc.identifier.issn 1530-0897 -
dc.identifier.scopusid 2-s2.0-77952561335 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/46836 -
dc.language 영어 -
dc.publisher 16th International Symposium on High-Performance Computer Architecture, HPCA-16 2010 -
dc.title Designing a Processor From the Ground Up to Allow Voltage/Reliability Tradeoffs -
dc.type Conference Paper -
dc.date.conferenceDate 2010-01-09 -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.