File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.conferencePlace US -
dc.citation.conferencePlace San Jose, CA -
dc.citation.endPage 61 -
dc.citation.startPage 54 -
dc.citation.title 11th International Symposium on Quality Electronic Design, ISQED 2010 -
dc.contributor.author Kang, Seokhyeong -
dc.contributor.author Jeong, Kwangok -
dc.contributor.author Kahng, Andrew B. -
dc.date.accessioned 2023-12-20T03:39:11Z -
dc.date.available 2023-12-20T03:39:11Z -
dc.date.created 2015-07-01 -
dc.date.issued 2010-03-23 -
dc.description.abstract Timing exceptions in IC implementation processes, especially timing verification, help reduce pessimism that arises from unnecessary timing constraints by masking non-functional critical paths. Ideally, timing exceptions should always be helpful for quality of results (QOR) metrics such as area or number of timing violations, and for design turnaround time (TAT) metrics such as tool runtime and number of design iterations. We expect this positive impact since timing exceptions reduce the number of constraints that the design optimization must satisfy. In this work, we evaluate the impact of timing exceptions on design QOR and TAT, with respect to (1) the forms in which timing exception are declared, (2) the timing criticality of the target paths, (3) the number of applicable exceptions, and (4) the design stages at which timing exceptions are extracted and applied. From our experimental analyses, we observe that applying more exceptions in commercial tool flows does not consistently lead to better QOR, and often only increases runtime unnecessarily. We analyze potential causes of unwanted impacts of timing exceptions, and examine various methods to filter out ineffective timing exceptions. Implications of our study give preliminary guidelines for designers and EDA vendors regarding the use of timing exceptions in design optimization processes. Our work hopefully lays a foundation for novel design methodologies that can maximize the benefits of timing exceptions. -
dc.identifier.bibliographicCitation 11th International Symposium on Quality Electronic Design, ISQED 2010, pp.54 - 61 -
dc.identifier.doi 10.1109/ISQED.2010.5450401 -
dc.identifier.scopusid 2-s2.0-77952630057 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/46832 -
dc.identifier.url https://ieeexplore.ieee.org/document/5450401 -
dc.language 영어 -
dc.publisher 11th International Symposium on Quality Electronic Design, ISQED 2010 -
dc.title Toward Effective Utilization of Timing Exceptions in Design Optimization -
dc.type Conference Paper -
dc.date.conferenceDate 2010-03-22 -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.