File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

이규호

Lee, Kyuho Jason
Intelligent Systems Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

A 31.2pJ/disparity· pixel stereo matching processor with stereo SRAM for mobile UI application

Author(s)
Lee, JinsuShin, DongjooLee, KyuhoYoo, Hoi-Jun
Issued Date
2017-06-05
DOI
10.23919/VLSIC.2017.8008464
URI
https://scholarworks.unist.ac.kr/handle/201301/37295
Fulltext
https://ieeexplore.ieee.org/document/8008464/
Citation
IEEE Symposium on VLSI Circuits, pp.C158 - C159
Abstract
An energy-efficient and high-speed stereo matching processor is proposed for smart mobile devices with proposed stereo SRAM (S-SRAM) and independent regional integral cost (IRIC). Cost generation unit (CGU) with the proposed S-SRAM reduces 63.2% of CGU power consumption. The proposed IRIC enables cost aggregation unit (CAU) to obtain 6.4× of speed and 12.3% of the power reduction of CAU with pipelined integral cost generator (PICG). The proposed stereo matching processor, implemented in 65nm CMOS process, achieves 82fps and 31.2pJ/disparity-pixel energy efficiency at 30fps. Its energy efficiency is improved by 77.6% compared to the state-of-the-art.
Publisher
31st Symposium on VLSI Circuits, VLSI Circuits 2017

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.