File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

박기복

Park, Kibog
Emergent Materials & Devices Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.conferencePlace US -
dc.citation.conferencePlace Baltimore, Mayland, U.S.A. -
dc.citation.title APS March Meeting 2016 -
dc.contributor.author Jung, Sungchul -
dc.contributor.author Kim, Junhyoung -
dc.contributor.author Yoon, Hoon Hahn -
dc.contributor.author Jin, Han Byul -
dc.contributor.author Choi, Gahyun -
dc.contributor.author Lee, Jung-Yong -
dc.contributor.author Eom, Daejin -
dc.contributor.author Park, Kibog -
dc.date.accessioned 2023-12-19T21:07:56Z -
dc.date.available 2023-12-19T21:07:56Z -
dc.date.created 2017-01-13 -
dc.date.issued 2016-03-17 -
dc.description.abstract Memory effect of graphene based on the Fermi-level shift driven by external electric field has been studied in various ways. There have been several experimental reports exploring the fabrication of two-level memory devices relying on the hysteresis loop of channel current vs. gate voltage of Graphene/SiO2/Si field effect transistor (FET). This channel current hysteresis has been explained by the motion of the water molecules trapped between graphene and SiO2 insulator. In this study, we fabricated a CVD-grown graphene FET on a SiO2/Si substrate and found four different channel conductivity states tunable by varying the applied gate voltage pulse. It is noticed that the stabilization of reset state (lowest conductivity state) is one of the challenging issues in fabricating memory devices with graphene FET. We found that the stabilization of reset state can be achieved by positioning the Fermi-level in reset state as close to the charge neutrality point as possible during read-out. We propose one easy way to ensure the proper positioning of the reset state Fermi-level, which is to apply a constant gate voltage during read-out. Our study demonstrates the possibility of fabricating graphene-based multi-bit memory devices. -
dc.identifier.bibliographicCitation APS March Meeting 2016 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/36890 -
dc.identifier.url https://meetings.aps.org/Meeting/MAR16/Session/T1.126 -
dc.language 영어 -
dc.publisher APS March Meeting 2016 -
dc.title Multi-Level Memory Effect of CVD Graphene Transferred on SiO2 by Controlled Hydron Adsorption at Interface -
dc.type Conference Paper -
dc.date.conferenceDate 2016-03-14 -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.