File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.conferencePlace US -
dc.citation.conferencePlace San Jose, CA -
dc.citation.endPage I9250 -
dc.citation.startPage I9250 -
dc.citation.title Conference on Design for Manufacturability through Design-Process Integration II -
dc.contributor.author Gupta, Puneet -
dc.contributor.author Kahng, Andrew B -
dc.contributor.author Kim, Youngmin -
dc.contributor.author Shah, Saumil -
dc.contributor.author Sylvester, Dennis -
dc.date.accessioned 2023-12-20T04:38:13Z -
dc.date.available 2023-12-20T04:38:13Z -
dc.date.created 2014-11-20 -
dc.date.issued 2008-02-28 -
dc.description.abstract With the increased need for low power applications, designers are being forced to employ circuit optimization methods that make tradeoffs between performance and power. In this paper, we propose a novel transistor-level optimization method. Instead of drawing the transistor channel as a perfect rectangle, this method involves reshaping the channel to create an optimized device that is superior in both delay and leakage to the original device. The method exploits the unequal drive and leakage current distributions across the transistor channel to find an optimal non-rectangular shape for the channel. In this work we apply this technique to circuit-level leakage reduction. By replacing every transistor in a circuit with its optimally shaped counterpart, we achieve 5% savings in leakage on average for a set of benchmark circuits, with no delay penalty. This improvement is achieved without any additional circuit optimization iterations, and is well suited to fit into existing design flows. -
dc.identifier.bibliographicCitation Conference on Design for Manufacturability through Design-Process Integration II, pp.I9250 -
dc.identifier.doi 10.1117/12.772889 -
dc.identifier.issn 0277-786X -
dc.identifier.scopusid 2-s2.0-43249115669 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/35796 -
dc.identifier.url https://www.spiedigitallibrary.org/conference-proceedings-of-spie/6925/1/Shaping-gate-channels-for-improved-devices/10.1117/12.772889.full?SSO=1 -
dc.language 영어 -
dc.publisher SPIE -
dc.title.alternative Puneet Gupta, Andrew B. Kahng, Youngmin Kim, Saumil Shah, Dennis Sylvester -
dc.title Shaping gate channels for improved devices -
dc.type Conference Paper -
dc.date.conferenceDate 2008-02-28 -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.