File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

이종은

Lee, Jongeun
Intelligent Computing and Codesign Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Exploiting Both Pipelining and Data Parallelism with SIMD Reconfigurable

Author(s)
Kim, YongjooLee, JongeunLee, JinyongMai, Toan X.Heo, IngooPaek, Yunheung
Issued Date
2012-03-19
DOI
10.1007/978-3-642-28365-9_4
URI
https://scholarworks.unist.ac.kr/handle/201301/35707
Fulltext
https://link.springer.com/chapter/10.1007/978-3-642-28365-9_4
Citation
International Symposium on Applied Reconfigurable Computing (ARC '12), pp.40 - 52
Abstract
Reconfigurable Architecture (RA), which provides extremely high energy efficiency for certain domains of applications, have one problem that current mapping algorithms for it do not scale well with the number of cores. One approach to this problem is using SIMD (Single Instruction Multiple Data) paradigm. However, SIMD can complicate the mapping problem by adding an additional dimension, i.e., iteration mapping, to the already inter-dependent problems of data mapping and operation mapping, and can significantly affect performance through memory bank conflicts. In this paper we introduce SIMD reconfigurable architecture, which allows for SIMD mapping at multiple levels of granularity, and investigate ways to minimize bank conflicts in a SIMD reconfigurable architecture with the related sub-problems taken into consideration. We further present data tiling and evaluate a conflict-free scheduling algorithm as a way to eliminate bank conflicts for a certain class of iteration and data mapping.
Publisher
IEEE
ISSN
0302-9743

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.