File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.conferencePlace KO -
dc.citation.conferencePlace Busan -
dc.citation.endPage 254 -
dc.citation.startPage 253 -
dc.citation.title 2013 International SoC Design Conference, ISOCC 2013 -
dc.contributor.author Kim, Youngmin -
dc.contributor.author Ryu, Myung Hwan -
dc.contributor.author Kang, Ye Sung -
dc.date.accessioned 2023-12-20T00:36:39Z -
dc.date.available 2023-12-20T00:36:39Z -
dc.date.created 2014-04-14 -
dc.date.issued 2013-11-17 -
dc.description.abstract In this paper, we investigate electrical effects of transistor layout shape (both in the channel and diffusion) on the performance and leakage current. Through layout optimization techniques, we propose a novel intra-gate biasing technique to reduce leakage current while maintaining drive current. Results show that by replacing all standard cells with their leakage-optimized counterparts, we can save up to 17% of the leakage in average for a set of benchmark circuits. Diffusion rounding is another interesting effect which happens due to the imperfect source and drain profile in the sub-wavelength lithography regime. TCAD analysis shows that diffusion rounding at the transistor source side can provide increased Ion with decreased Ioff because of the edge effect. The proposed diffusion-rounded CMOS shows as much as 10% improvement both in the on-current (driving) and the off-current (leakage) -
dc.identifier.bibliographicCitation 2013 International SoC Design Conference, ISOCC 2013, pp.253 - 254 -
dc.identifier.doi 10.1109/ISOCC.2013.6864020 -
dc.identifier.scopusid 2-s2.0-84906902929 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/35611 -
dc.identifier.url https://ieeexplore.ieee.org/document/6864020 -
dc.language 영어 -
dc.publisher 2013 International SoC Design Conference, ISOCC 2013 -
dc.title Transistor Layout Optimization for Leakage Saving -
dc.type Conference Paper -
dc.date.conferenceDate 2013-11-17 -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.