File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

김진국

Kim, Jingook
Integrated Circuit and Electromagnetic Compatibility Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Design of On-Chip Linear Voltage Regulator Module And Measurement of Power Distribution Network Noise Fluctuation at High-Speed Output Buffer

Author(s)
Lee, ManhoKim, HeegonKim, SukjinKim, JounghoCho, JonghyunYoon, ChangwookAchkir, BriceKim, JingookFan, Jun
Issued Date
2015-10-25
DOI
10.1109/EPEPS.2015.7347117
URI
https://scholarworks.unist.ac.kr/handle/201301/35473
Fulltext
http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=7347117
Citation
2015 IEEE Conference on Electrical Performance of Electronic Packaging and Systems, pp.3 - 6
Abstract
By applying on-chip linear VRM, PDN inductance is greatly decreased and PDN resonance peak disappears, which is usually generated by PCB/PKG inductance and on-chip capacitance. To confirm, we design an application circuits which have on-chip linear voltage regulator module (VRM) with aggressor and victim buffer. We validate the advantages of on-chip linear VRM by measuring fabricated chip in this research. Moreover, we show PDN self-impedance at output buffer by simulation with designed PCB's S-parameter, and eye-diagram power fluctuation up to 1 Gbps.
Publisher
IEEE

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.