File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.endPage 550 -
dc.citation.number 8 -
dc.citation.startPage 548 -
dc.citation.title IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS -
dc.citation.volume 29 -
dc.contributor.author Park, Suneui -
dc.contributor.author Kim, Juyeop -
dc.contributor.author Hwang, Chanwoong -
dc.contributor.author Park, Hangi -
dc.contributor.author Yoo, Seyeon -
dc.contributor.author Seong, Taeho -
dc.contributor.author Choi, Jaehyouk -
dc.date.accessioned 2023-12-21T18:49:59Z -
dc.date.available 2023-12-21T18:49:59Z -
dc.date.created 2019-09-02 -
dc.date.issued 2019-08 -
dc.description.abstract This letter presents a delay-locked loop (DLL) that can have a wide harmonic-locking-free frequency range, by using a digital-to-analog converter-based (DAC-based) band-selection circuit (BSC). The proposed exponential DAC (EDAC) used for the BSC generates a set of initial control voltages that follow a geometric sequence while satisfying the condition for avoiding harmonic locking. Thus, the BSC can cover a much wider range of frequencies free from harmonic locking than it could cover when it used a conventional, linear DAC that generated a set of control voltages following an arithmetic sequence. In this letter, the DLL was fabricated in a 65-nm CMOS and it had a measured harmonic-locking-free range from 0.1 to 1.5 GHz. The measured 1-MHz phase noise and rms jitter at 1.0 GHz were -128 dBc/Hz and 1.99 ps, respectively. The active area was 0.052 mm(2), and the power consumption was 5.5 mW. -
dc.identifier.bibliographicCitation IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, v.29, no.8, pp.548 - 550 -
dc.identifier.doi 10.1109/LMWC.2019.2921718 -
dc.identifier.issn 1531-1309 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/27486 -
dc.identifier.url https://ieeexplore.ieee.org/document/8744239 -
dc.identifier.wosid 000480357400014 -
dc.language 영어 -
dc.publisher IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC -
dc.title A 0.1-1.5-GHz Wide Harmonic-Locking-Free Delay-Locked Loop Using an Exponential DAC -
dc.type Article -
dc.description.isOpenAccess FALSE -
dc.relation.journalWebOfScienceCategory Engineering, Electrical & Electronic -
dc.relation.journalResearchArea Engineering -
dc.type.docType Article -
dc.description.journalRegisteredClass scie -
dc.description.journalRegisteredClass scopus -
dc.subject.keywordAuthor Delay-locked loop (DLL) -
dc.subject.keywordAuthor digital-to-analog converter (DAC) -
dc.subject.keywordAuthor harmonic locking -
dc.subject.keywordPlus DLL -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.