File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

정홍식

Jeong, Hongsik
Future Semiconductor Technology Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.endPage 2709 -
dc.citation.number 4B -
dc.citation.startPage 2706 -
dc.citation.title JAPANESE JOURNAL OF APPLIED PHYSICS -
dc.citation.volume 44 -
dc.contributor.author Kang, Seung-Kuk -
dc.contributor.author Rhie, Hyoung-Seub -
dc.contributor.author Kim, Hyun-Ho -
dc.contributor.author Koo, Bon-Jae -
dc.contributor.author Joo, Heung-Jin -
dc.contributor.author Park, Jung-Hun -
dc.contributor.author Kang, Young-Min -
dc.contributor.author Choi, Do-Hyun -
dc.contributor.author Lee, Sung-Young -
dc.contributor.author Jeong, Hong-Sik -
dc.contributor.author Kim, Kinam -
dc.date.accessioned 2023-12-22T10:36:58Z -
dc.date.available 2023-12-22T10:36:58Z -
dc.date.created 2019-07-11 -
dc.date.issued 2005-04 -
dc.description.abstract We developed ferroelectric random access memory (FRAM)-embedded smartcards in which FRAM replaces electrically erasable PROM (EEPROM) and static random access memory (SRAM) to improve the read/write cycle time and endurance of data memories during operation, in which the main time delay retardation observed in EEPROM embedded smartcards occurs because of slow data update time. EEPROM-embedded smartcards have EEPROM, ROM, and SRAM. To utilize FRAM-embedded smartcards, we should integrate submicron ferroelectric capacitors into embedded logic complementary metal oxide semiconductor (CMOS) without the degradation of the ferroelectric properties. We resolved this process issue from the viewpoint of the back end of line (BEOL) process. As a result, we realized a highly reliable sensing window for FRAM-embedded smartcards that were realized by novel integration schemes such as tungsten and barrier metal (BM) technology, multilevel encapsulating (EBL) layer scheme and optimized intermetallic dielectrics (IMD) technology. -
dc.identifier.bibliographicCitation JAPANESE JOURNAL OF APPLIED PHYSICS, v.44, no.4B, pp.2706 - 2709 -
dc.identifier.doi 10.1143/JJAP.44.2706 -
dc.identifier.issn 0021-4922 -
dc.identifier.scopusid 2-s2.0-21244452706 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/27113 -
dc.identifier.url https://iopscience.iop.org/article/10.1143/JJAP.44.2706 -
dc.identifier.wosid 000229095700139 -
dc.language 영어 -
dc.publisher IOP PUBLISHING LTD -
dc.title Robust three-metallization back end of line process for 0.18 mu m embedded ferroelectric random access memory -
dc.type Article -
dc.description.isOpenAccess FALSE -
dc.relation.journalWebOfScienceCategory Physics, Applied -
dc.relation.journalResearchArea Physics -
dc.type.docType Article; Proceedings Paper -
dc.description.journalRegisteredClass scie -
dc.description.journalRegisteredClass scopus -
dc.subject.keywordAuthor FRAM -
dc.subject.keywordAuthor ferroelectric -
dc.subject.keywordAuthor embedded -
dc.subject.keywordAuthor BEOL -
dc.subject.keywordAuthor W -
dc.subject.keywordAuthor BM -
dc.subject.keywordAuthor EBL -
dc.subject.keywordAuthor IMD -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.