File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

김재준

Kim, Jae Joon
Circuits & Systems Design Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.endPage 1436 -
dc.citation.number 10 -
dc.citation.startPage 1430 -
dc.citation.title IEEE JOURNAL OF SOLID-STATE CIRCUITS -
dc.citation.volume 35 -
dc.contributor.author Kim, Jae Joon -
dc.contributor.author Lee, Sang-Bo -
dc.contributor.author Jung, Tae-Sung -
dc.contributor.author Kim, Chang-Hyun -
dc.contributor.author Cho, Soo-In -
dc.contributor.author Kim, Beomsup -
dc.date.accessioned 2023-12-22T12:06:43Z -
dc.date.available 2023-12-22T12:06:43Z -
dc.date.created 2015-01-09 -
dc.date.issued 2000-10 -
dc.description.abstract This paper presents a salient clock deskewing method with a mixed-mode delay-locked loop (MDLL) for high-speed synchronous DRAM applications. The presented method not only solves the resolution problem of conventional digital deskewing circuits, but also improves the jitter performance to the le, el of well-designed analog deskewing circuits, while keeping the power consumption and locking speed of digital deskewing circuits. The whole deskewing circuit is fabricated in a 3.3-V 0.6-mu m triple-metal CMOS process and occupies a die area of 0.45 mm(2), Measured rms jitter is 6.38 ps, The power consumption of the entire chip, including I/O peripherals, is 33 mW at 200 MHz with a 3.3-V supply. -
dc.identifier.bibliographicCitation IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.35, no.10, pp.1430 - 1436 -
dc.identifier.issn 0018-9200 -
dc.identifier.scopusid 2-s2.0-0034296002 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/10808 -
dc.identifier.url http://www.scopus.com/inward/record.url?partnerID=HzOxMe3b&scp=0034296002 -
dc.identifier.wosid 000089778400007 -
dc.language 영어 -
dc.publisher IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC -
dc.title A low-jitter mixed-mode DLL for high-speed DRAM applications -
dc.type Article -
dc.description.isOpenAccess FALSE -
dc.description.journalRegisteredClass scopus -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.