File Download

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

정홍식

Jeong, Hongsik
Future Semiconductor Technology Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.number 2 -
dc.citation.startPage 451 -
dc.citation.title ELECTRONICS -
dc.citation.volume 13 -
dc.contributor.author Choi, Seonjun -
dc.contributor.author Park, Jin-Seong -
dc.contributor.author Kang, Myounggon -
dc.contributor.author Jeong, Hongsik -
dc.contributor.author Song, Yun-heub -
dc.date.accessioned 2024-03-04T10:05:13Z -
dc.date.available 2024-03-04T10:05:13Z -
dc.date.created 2024-02-20 -
dc.date.issued 2024-01 -
dc.description.abstract In this paper, we propose an optimized device structure to address issues in 3D NAND flash memory devices, which encounter difficulties when using the hole erase method due to the unfavorable hole characteristics of indium gallium zinc oxide (IGZO). The proposed structure mitigated the erase operation problem caused by the low hole mobility of IGZO by introducing a filler inside the IGZO channel. It facilitated the injection of holes into the IGZO channel through the filler, while the existing P-type doped polysilicon filler material was replaced by a P-type oxide semiconductor. In contrast to polysilicon (band gap: 1.1 eV), this P-type oxide semiconductor has a band gap similar to that of the IGZO channel (2.5 to 3.0 eV). Consequently, it was confirmed through device simulation that there was no barrier due to the difference in band gaps, enabling the seamless supply of holes to the IGZO channel. Based on these results, we conducted a simulation to determine the optimal parameters for the P-type oxide semiconductor to be used as a filler, demonstrating improved erase operation when the P-type carrier density was 1019 cm-3 or higher and the band gap was 3.0 eV or higher. -
dc.identifier.bibliographicCitation ELECTRONICS, v.13, no.2, pp.451 -
dc.identifier.doi 10.3390/electronics13020451 -
dc.identifier.issn 2079-9292 -
dc.identifier.scopusid 2-s2.0-85183404654 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/81494 -
dc.identifier.wosid 001149154200001 -
dc.language 영어 -
dc.publisher MDPI -
dc.title An Optimized Device Structure with Improved Erase Operation within the Indium Gallium Zinc Oxide Channel in Three-Dimensional NAND Flash Applications -
dc.type Article -
dc.description.isOpenAccess TRUE -
dc.relation.journalWebOfScienceCategory Computer Science, Information Systems; Engineering, Electrical & Electronic; Physics, Applied -
dc.relation.journalResearchArea Computer Science; Engineering; Physics -
dc.type.docType Article -
dc.description.journalRegisteredClass scie -
dc.description.journalRegisteredClass scopus -
dc.subject.keywordAuthor 3D NAND -
dc.subject.keywordAuthor polysilicon -
dc.subject.keywordAuthor IGZO -
dc.subject.keywordAuthor erase operation -
dc.subject.keywordAuthor Cell-On-Peri (COP) -
dc.subject.keywordPlus THIN-FILM TRANSISTORS -
dc.subject.keywordPlus LEAKAGE -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.