File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Design of Quad-Edge-Triggered Sequential Logic Circuits for Ternary Logic

Author(s)
Kim, SunmeanLee, Sung-YunPark, SunghyeKang, Seokhyeong
Issued Date
2019-05-21
DOI
10.1109/ISMVL.2019.00015
URI
https://scholarworks.unist.ac.kr/handle/201301/79781
Fulltext
https://ieeexplore.ieee.org/document/8758742
Citation
49th IEEE International Symposium on Multiple-Valued Logic, ISMVL 2019, pp.37 - 42
Abstract
We propose a quad-edge-triggered flip-flop which captures and propagates a ternary data signal at four-edges of a ternary clock signal. The proposed circuit uses carbon nanotube FETs and consists of four types of logic gate: ternary clock driver, standard ternary inverter, binary inverter, and transmission gate. HSPICE simulation result has confirmed that power consumption of QETFF is lower than conventional single-edge-triggered flip-flop. The average power consumption is reduced by 31 % in flip-flop and 75 % in clock tree. We designed a ternary serial adder using QETFF and the energy efficiency of the proposed circuit is significantly improved compared to the previous design of ternary serial adder.
Publisher
IEEE Computer Society
ISSN
0195-623X

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.