File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

김재준

Kim, Jae Joon
Circuits & Systems Design Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

A 5.4-Gb/s, 0.57-pJ/bit, Single-Loop Referenceless CDR With an Unlimited Bilateral Frequency Detection Scheme

Author(s)
Kim, WoojungHong, WoojinKim, Jae JoonLee, Myunghee
Issued Date
2023-06
DOI
10.1109/TVLSI.2023.3266352
URI
https://scholarworks.unist.ac.kr/handle/201301/64243
Citation
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, v.31, no.6, pp.851 - 860
Abstract
This article proposes a single-loop referenceless clock and data recovery (CDR) with a bilateral bang-bang phase and frequency detector (BBPFD). The CDR achieves an unlimited frequency acquisition range in both directions of the lock frequency. The proposed BBPFD tracks the frequency by using the asymmetry of UP/DN output probability of the bang-bang phase detector (BBPD). A seamless transition between frequency acquisition and phase tracking is possible through a simple modification of the existing BBPD. The CDR has a locking time of 3 μ s under the PRBS7 pattern. The test chip was fabricated in a 28-nm CMOS process. It supports a 5.4-Gb/s link rate, making it compatible with the embedded DisplayPort (eDP) standard v1.2. The total power consumption is 3.04 mW at a speed of 5.4 Gb/s/lane. The power efficiency is 0.57-pJ/bit at a supply voltage of 0.9 V.
Publisher
Institute of Electrical and Electronics Engineers
ISSN
1063-8210
Keyword (Author)
Capture rangeclock and data recovery (CDR)embedded DisplayPort (eDP)frequency acquisitionphase-frequency detector (PFD)referenceless CDR
Keyword
CURRENT-MISMATCHGB/SPHASETRANSCEIVERCIRCUITCLOCK

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.