File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

서준기

Suh, Joonki
Semiconductor Nanotechnology Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.endPage 7394 -
dc.citation.number 8 -
dc.citation.startPage 7384 -
dc.citation.title ACS NANO -
dc.citation.volume 17 -
dc.contributor.author Cho, Hoyeon -
dc.contributor.author Lee, Donghyun -
dc.contributor.author Ko, Kyungmin -
dc.contributor.author Lin, Der-Yuh -
dc.contributor.author Lee, Huimin -
dc.contributor.author Park, Sangwoo -
dc.contributor.author Park, Beomsung -
dc.contributor.author Jang, Byung Chul -
dc.contributor.author Lim, Dong-Hyeok -
dc.contributor.author Suh, Joonki -
dc.date.accessioned 2023-12-21T12:43:06Z -
dc.date.available 2023-12-21T12:43:06Z -
dc.date.created 2023-04-07 -
dc.date.issued 2023-04 -
dc.description.abstract Two-dimensional materials and their heterostructures have thus far been identified as leading candidates for nanoelectronics owing to the near-atom thickness, superior electrostatic control, and adjustable device architecture. These characteristics are indeed advantageous for neuro-inspired computing hardware where precise programming is strongly required. However, its successful demonstration fully utilizing all of the given benefits remains to be further developed. Herein, we present van der Waals (vdW) integrated synaptic transistors with multistacked floating gates, which are reconfigured upon surface oxidation. When compared with a conventional device structure with a single floating gate, our double-floating-gate (DFG) device exhibits better nonvolatile memory performance, including a large memory window (>100 V), high on-off current ratio (similar to 107), relatively long retention time (>5000 s), and satisfactory cyclic endurance (>500 cycles), all of which can be attributed to its increased charge-storage capacity and spatial redistribution. This facilitates highly effective modulation of trapped charge density with a large dynamic range. Consequently, the DFG transistor exhibits an improved weight update profile in long-term potentiation/ depression synaptic behavior for nearly ideal classification accuracies of up to 96.12% (MNIST) and 81.68% (FashionMNIST). Our work adds a powerful option to vdW-bonded device structures for highly efficient neuromorphic computing. -
dc.identifier.bibliographicCitation ACS NANO, v.17, no.8, pp.7384 - 7394 -
dc.identifier.doi 10.1021/acsnano.2c11538 -
dc.identifier.issn 1936-0851 -
dc.identifier.scopusid 2-s2.0-85153804161 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/64033 -
dc.identifier.url http://dx.doi.org/10.1021/acsnano.2c11538 -
dc.identifier.wosid 000972250600001 -
dc.language 영어 -
dc.publisher AMER CHEMICAL SOC -
dc.title Double-floating-gate van der Waals transistor for high-precision synaptic operations -
dc.type Article -
dc.description.isOpenAccess FALSE -
dc.relation.journalWebOfScienceCategory Chemistry, MultidisciplinaryChemistry, Physical;Nanoscience & Nanotechnology;Materials Science, Multidisciplinary -
dc.relation.journalResearchArea Chemistry;Science & Technology - Other Topics;Materials Science -
dc.type.docType Article -
dc.description.journalRegisteredClass scie -
dc.description.journalRegisteredClass scopus -
dc.subject.keywordAuthor neuromorphic computing -
dc.subject.keywordAuthor 2D materials -
dc.subject.keywordAuthor vdW heterostructure -
dc.subject.keywordAuthor floating gate memory -
dc.subject.keywordAuthor synaptic device -
dc.subject.keywordPlus PLASTICITY -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.