File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

윤태식

Yoon, Tae-Sik
Nano Semiconductor Research Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Vertically and laterally self-aligned double-layer of nanocrystals in nanopatterned dielectric layer for nanocrystal floating gate memory device

Author(s)
Hu, Q.Eom, T.-K.Kim, S.-H.Kim, H.-J.Lee, H.H.Kim, Y.-S.Ryu, D.Y.Kim, K.-B.Yoon, Tae-Sik
Issued Date
2010-10-12
DOI
10.1149/1.3493685
URI
https://scholarworks.unist.ac.kr/handle/201301/50670
Citation
218th ECS Meeting
Abstract
The formation of vertically and laterally self-aligned double-layer of CdSe colloidal nanocrystals (NCs) in nanopatterned dielectric layer on Si substrate was demonstrated by repeating dip-coating process for NC deposition and atomic layer deposition (ALD) of Al 2O 3 layer. A nanopatterned-SiO 2/Si substrate was formed by patterning with self-assembled diblock copolymer. After the selective deposition of the 1 st NC layer inside SiO 2 nanopattern by dip-coating, an Al 2O 3 interdielectric layer and the 2 nd NC layer in Al 2O 3 nanopattern were sequentially deposited. The capacitance-voltage measurement of Al-gate/ALD-Al 2O 3(25nm)/2 nd-CdSe-NCs/ALD-Al 2O 3(2nm)/1 st-CdSe-NCs/nanopatterned-Si0 2(15nm)/p- Si substrate structure showed the flatband voltage shift resulting from the charging of NCs. ©The Electrochemical Society.
Publisher
The Electrochemical Society
ISSN
1938-5862

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.