File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

김경록

Kim, Kyung Rok
Nano-Electronic Emerging Devices Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Complementary Self-Biased Scheme for the Robust Design of CMOS/SET Hybrid Multi-Valued Logic

Author(s)
Kim, Kyung RokSong, KWLee, SHKim, DHKyung, JBaek, GLee, CALee, JDPark, BG
Issued Date
2003-05-16
URI
https://scholarworks.unist.ac.kr/handle/201301/46894
Citation
Thirty-third International Symposium on Multiple-Valued Logic, pp.267 - 272
Abstract
We propose a new technique to enhance the characteristics of CMOS/SET hybrid multi-valued logic (MVL) circuits in terms of their stability and performance. A complementary self-biasing method enables the SET/CMOS logic to operate perfectly well at high temperature in which the peak-to-valley current ratio of Coulomb oscillation severely decreases. The suggested scheme is evaluated by SPICE simulation with an analytical SET model, and it is confirmed that even SETs with a large Si island can be utilized efficiently in the multi-valued logic. We demonstrate a quantizer implemented by SETs with a 90-nm-long Si island on the basis of measured device characteristics and SPICE simulation, which shows high resolution and small linearity error characteristics.
Publisher
Thirty-third International Symposium on Multiple-Valued Logic
ISSN
0195-623X

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.