File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

김진국

Kim, Jingook
Integrated Circuit and Electromagnetic Compatibility Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.conferencePlace US -
dc.citation.conferencePlace Santa Clara -
dc.citation.endPage 27 -
dc.citation.startPage 22 -
dc.citation.title 2015 IEEE International Symposium on Electromagnetic Compatibility in Santa Clara -
dc.contributor.author Kim, Jingook -
dc.contributor.author Kim, Heegon -
dc.contributor.author Kim, Sukjin -
dc.contributor.author Yoon, Changwook -
dc.contributor.author Kim, Joungho -
dc.contributor.author Achkir, Brice -
dc.contributor.author Fan, Jun -
dc.date.accessioned 2023-12-19T22:40:13Z -
dc.date.available 2023-12-19T22:40:13Z -
dc.date.created 2015-07-01 -
dc.date.issued 2015-03-23 -
dc.description.abstract In this paper, the reduction of power distribution network noise and jitter at high-speed output buffer by using on-chip linear voltage regulator module circuit is introduced and analyzed. The transient response of typical on-chip linear VRM circuit is analyzed in power gating condition. When the on-chip linear VRM circuit is inserted between on-chip PDN and operating high-speed output buffers, the on-chip PDN noise and jitter at output buffer are significantly reduced. The larger on-chip decoupling capacitor leads to the lower PDN noise generated by on-chip linear VRM circuit. The on-chip linear VRM also reduces the impact of the aggressor buffer to the victim buffer in different PDN, resulting in the improved performance of the victim buffer. Reduction of PDN noise and jitter at output buffer using on-chip linear VRM are validated based on SPICE simulation with 110 nm CMOS technology library. -
dc.identifier.bibliographicCitation 2015 IEEE International Symposium on Electromagnetic Compatibility in Santa Clara, pp.22 - 27 -
dc.identifier.doi 10.1109/EMCSI.2015.7107653 -
dc.identifier.scopusid 2-s2.0-84933525099 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/46666 -
dc.identifier.url https://ieeexplore.ieee.org/document/7107653 -
dc.language 영어 -
dc.publisher Institute of Electrical and Electronics Engineers Inc. -
dc.title On-Chip Linear Voltage Regulator Module (VRM) Effect on Power Distribution Network (PDN) Noise and Jitter at High-Speed Output Buffer -
dc.type Conference Paper -
dc.date.conferenceDate 2015-03-15 -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.