File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

이종은

Lee, Jongeun
Intelligent Computing and Codesign Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.endPage 22 -
dc.citation.number 4 -
dc.citation.startPage 1 -
dc.citation.title ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS -
dc.citation.volume 18 -
dc.contributor.author Yoon, Jonghee W. -
dc.contributor.author Lee, Jongeun -
dc.contributor.author Park, Sanghyun -
dc.contributor.author Kim, Yongjoo -
dc.contributor.author Lee, Jinyong -
dc.contributor.author Paek, Yunheung -
dc.contributor.author Cho, Doosan -
dc.date.accessioned 2023-12-22T03:36:35Z -
dc.date.available 2023-12-22T03:36:35Z -
dc.date.created 2014-01-06 -
dc.date.issued 2013-10 -
dc.description.abstract Integrating coarse-grained reconfigurable architectures (CGRAs) into a System-on-a-Chip (SoC) presents many benefits as well as important challenges. One of the challenges is how to customize the architecture for the target applications efficiently and effectively without performing explicit design space exploration. In this article we present a novel methodology for incremental interconnect customization of CGRAs that can suggest a new interconnection architecture which is able to maximize the performance for a given set of application kernels while minimizing the hardware cost. In our methodology, we translate the problem of interconnect customization into that of inexact graph matching, and we devised a heuristic for A search algorithm to efficiently solve the inexact graph matching problem. Our experimental results demonstrate that our customization method can quickly find application-optimized interconnections that exhibit 80% higher performance on average compared to the base architecture which has mesh interconnections, with little energy and hardware increase in interconnections and muxes. -
dc.identifier.bibliographicCitation ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, v.18, no.4, pp.1 - 22 -
dc.identifier.doi 10.1145/2493384 -
dc.identifier.issn 1084-4309 -
dc.identifier.scopusid 2-s2.0-84887830526 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/4010 -
dc.identifier.url http://www.scopus.com/inward/record.url?partnerID=HzOxMe3b&scp=84887830526 -
dc.identifier.wosid 000327119100008 -
dc.language 영어 -
dc.publisher ASSOC COMPUTING MACHINERY -
dc.title Architecture Customization of On-Chip Reconfigurable Accelerators -
dc.type Article -
dc.relation.journalWebOfScienceCategory Computer Science, Hardware & Architecture; Computer Science, Software Engineering -
dc.relation.journalResearchArea Computer Science -
dc.description.journalRegisteredClass scie -
dc.description.journalRegisteredClass scopus -
dc.subject.keywordAuthor Design -
dc.subject.keywordAuthor Algorithms -
dc.subject.keywordAuthor Performance -
dc.subject.keywordAuthor Coarse-grained reconfigurable array -
dc.subject.keywordAuthor interconnect architecture customization -
dc.subject.keywordAuthor inexact matching -
dc.subject.keywordAuthor graph edit -
dc.subject.keywordAuthor customization -
dc.subject.keywordPlus EXPLORATION -
dc.subject.keywordPlus DATAPATH -
dc.subject.keywordPlus ARRAY -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.