File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.conferencePlace US -
dc.citation.conferencePlace San Jose, CA -
dc.citation.endPage U1560 -
dc.citation.startPage U1560 -
dc.citation.title Design and Process Integration for Microelectronic Manufacturing IV -
dc.contributor.author Gupta, Puneet -
dc.contributor.author Kahng, Andrew -
dc.contributor.author Kim, Youngmin -
dc.contributor.author Shah, Saumil -
dc.contributor.author Sylvester, Dennis -
dc.date.accessioned 2023-12-20T05:09:53Z -
dc.date.available 2023-12-20T05:09:53Z -
dc.date.created 2014-11-20 -
dc.date.issued 2006-02-23 -
dc.description.abstract Current ORC and LRC tools are not connected to design in any way. They are pure shape-based functions. A wafer-shape based power and performance signoff is desirable for RET validation as well as for "closest-to-silicon" analysis. The printed images (generated by lithography simulation) are not restricted to simple rectilinear geometries. There may be other sources of such irregularities such as Line Edge Roughness (LER). For instance, a silicon image of a transistor may not be a perfect rectangle as is assumed by all current circuit analysis tools. Existing tools arid device models cannot handle complicated non-rectilinear geometries. In this paper, we present a novel technique to model non-uniform, non-rectilinear gates as equivalent perfect rectangle gates so that they can be analyzed by SPICE-like circuit analysis tools. The effect of threshold voltage variation along the width of the device is shown to be significant and is modeled accurately. Taking this effect into account, we find the current density at every point along the device and integrate it to obtain the total current. The current thus calculated is used to obtain the effective length for the equivalent rectangular device. We show that this method is much more accurate than previously proposed approaches which neglect the location dependence of the threshold voltage. -
dc.identifier.bibliographicCitation Design and Process Integration for Microelectronic Manufacturing IV, pp.U1560 -
dc.identifier.doi 10.1117/12.658087 -
dc.identifier.issn 0277-786X -
dc.identifier.scopusid 2-s2.0-33745798166 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/35812 -
dc.identifier.url https://www.spiedigitallibrary.org/conference-proceedings-of-spie/6156/1/Modeling-of-non-uniform-device-geometries-for-post-lithography-circuit/10.1117/12.658087.full -
dc.language 영어 -
dc.publisher SPIE -
dc.title Modeling of non-uniform device geometries for post-lithography circuit analysis -
dc.type Conference Paper -
dc.date.conferenceDate 2006-02-23 -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.