File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

김재준

Kim, Jae Joon
Circuits & Systems Design Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.endPage 1689 -
dc.citation.number 10 -
dc.citation.startPage 1685 -
dc.citation.title IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS -
dc.citation.volume 67 -
dc.contributor.author Oh, Byungjoo -
dc.contributor.author Kim, Jae Joon -
dc.date.accessioned 2023-12-21T17:06:31Z -
dc.date.available 2023-12-21T17:06:31Z -
dc.date.created 2019-09-26 -
dc.date.issued 2020-10 -
dc.description.abstract This brief proposes a discrete-time four-step reconfigurable incremental ADC (IADC) which consists of a firststep SAR conversion, a second-step IADC operation, and double extended binary counting (EBC). While coarse conversion with the 8b SAR ADC is preceded, instead of 8b DAC, 7b capacitive DAC based integrator operation in the IADC becomes available to reduce the chip area and power consumption of amplifier. Additional resolution is achieved by performing the EBC twice, where its conversion time is reduced by using the binary operation with a 7b capacitive DAC. The IADC and the EBC are reconfigured to utilize the same sub-blocks of one amplifier and one comparator, thus reducing silicon area and obtaining high linearity. A prototype ADC is fabricated in a 180-nm CMOS process, and it achieves 179.7 dB FoM and consumes 176 μW. -
dc.identifier.bibliographicCitation IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, v.67, no.10, pp.1685 - 1689 -
dc.identifier.doi 10.1109/TCSII.2019.2943171 -
dc.identifier.issn 1549-7747 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/27786 -
dc.identifier.url https://ieeexplore.ieee.org/document/8847336 -
dc.identifier.wosid 000572634400002 -
dc.language 영어 -
dc.publisher Institute of Electrical and Electronics Engineers -
dc.title A Four-Step Incremental ADC Based on High-Coefficient Integrator and Binary Extended Counting With Capacitive DAC -
dc.type Article -
dc.description.isOpenAccess FALSE -
dc.relation.journalWebOfScienceCategory Engineering, Electrical & Electronic -
dc.relation.journalResearchArea Engineering -
dc.type.docType Article -
dc.description.journalRegisteredClass scie -
dc.description.journalRegisteredClass scopus -
dc.subject.keywordAuthor capacitive DAC -
dc.subject.keywordAuthor extended binary counting -
dc.subject.keywordAuthor sensor interface -
dc.subject.keywordAuthor High resolution -
dc.subject.keywordAuthor incremental ADC -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.